Template No.

 CEMILAC\_SYSGP \_CFDR\_04

**Issue/Rev No: 01/00**

**Date of Release: 8 Feb 2025**

 **CONSOLIDATED FIRMWARE DESIGN RECORD**

**for <LRU/SYSTEM Name>**

**for**

 **<Platform Name>**

|  |
| --- |
|  |
| <DESIGN AGENCYLOGO> | **Document No.** |  |
| **Issue No./** **Rev No. :** | <00X>/ | **Issue Date :** | <DD/MM/YYYY> |
| **Copy No. :**  | 01 of N | **No. of** **Pages :**  | < total no .of pages > |
| **Document Classification :** | 🞎 Secret 🞎 Confidential 🞎 Restricted 🞎 Unrestricted  |
| **Title:** | **Project/System :** |
| **CONSOLIDATED FIRMWARE DESIGN RECORD** **for** **<LRU/SYSTEM Name>for <Platform name>** | < Project/System Name> |
| **LRU/System Part No.**  |
| <No.> |
| **Critical Level** |
| <A/B/C/D/E> |
|  | **Name & Designation** | **Signature** |
| Prepared By | <Design Rep Name>, < Designation> <Agency Name> |  |
| Reviewed By | <Project Leader Name>, <Designation> <Agency Name><AWG/QA HOD Name>, <Designation> <Agency Name> |  |
| Approved By | <Project Leader Name>, <Designation><Design Agency><Officer\_Name>, <Designation>RCMA <Name> |  |
|  **<Design Firm Name & Address>** |

**Disclaimer:**

This document is a guidance document. Applicable section / table rows may be considered. Any additional details may be added. Any not applicable section/ table rows may be deleted. The template is very general and vary with process to process followed by Development Agency. The document may be fine-tuned with the TAA for finalization.

**Contents**

1. Introduction to the system
	1. Context diagram with overall system, LRU and FPGAs
	2. FPGA, make, type, Operating frequency, development environment, implementation language, verification tools
2. Requirements for FPGA implementation
	1. Coding/ design standards
	2. Interfaces and protocols to external devices with timing constraints
	3. Interaction between multiple programmable devices
	4. Functional requirements with modes of operation
	5. Finite state machine
	6. Failure detection and safety monitoring
3. Design details
	1. IP cores, if any
	2. Block diagrams
		1. List of basic (leaf) blocks and their functions
		2. Component instantiations and wiring from basic blocks to top level
	3. Pin details , with named signal mapping
	4. Parameter definitions
	5. Clock and Reset configuration
	6. Memory mapping
	7. Timing diagrams
		1. Synchronous and sequential processes
		2. Asynchronous and concurrent processes
4. Testing and verification
	1. Statement/ block coverage
	2. Requirement based testing at FPGA I/O level
	3. Gate-level net-list inspection
	4. Fault injection and corner case simulations
	5. Automatic regression testing, if any
	6. Worst and best case timing and clock skew analyses
	7. HDL (Hardware Design schematic-list) Simulation checks
	8. In circuit tests
5. Test sheet templates